All Projects → Wren6991 → Riscboy

Wren6991 / Riscboy

Portable games console, designed from scratch: CPU, graphics, PCB, and the kitchen sink

Programming Languages

c
50402 projects - #5 most used programming language

Projects that are alternatives of or similar to Riscboy

Biriscv
32-bit Superscalar RISC-V CPU
Stars: ✭ 208 (+101.94%)
Mutual labels:  fpga, cpu, risc-v
Neorv32
A small and customizable full-scale 32-bit RISC-V soft-core CPU and SoC written in platform-independent VHDL.
Stars: ✭ 106 (+2.91%)
Mutual labels:  fpga, cpu, risc-v
Ustc Rvsoc
FPGA-based RISC-V CPU+SoC.
Stars: ✭ 77 (-25.24%)
Mutual labels:  fpga, cpu, risc-v
Darkriscv
opensouce RISC-V cpu core implemented in Verilog from scratch in one night!
Stars: ✭ 1,062 (+931.07%)
Mutual labels:  fpga, cpu, risc-v
Riscv
RISC-V CPU Core (RV32IM)
Stars: ✭ 272 (+164.08%)
Mutual labels:  fpga, cpu, risc-v
Riscv Cores List
RISC-V Cores, SoC platforms and SoCs
Stars: ✭ 471 (+357.28%)
Mutual labels:  fpga, risc-v
Platformio Core
PlatformIO is a professional collaborative platform for embedded development 👽 A place where Developers and Teams have true Freedom! No more vendor lock-in!
Stars: ✭ 5,539 (+5277.67%)
Mutual labels:  fpga, risc-v
Zipcpu
A small, light weight, RISC CPU soft core
Stars: ✭ 640 (+521.36%)
Mutual labels:  fpga, cpu
Mips Cpu
A MIPS CPU implemented in Verilog
Stars: ✭ 38 (-63.11%)
Mutual labels:  fpga, cpu
Beagle sdr gps
KiwiSDR: BeagleBone web-accessible shortwave receiver and software-defined GPS
Stars: ✭ 300 (+191.26%)
Mutual labels:  fpga, pcb
Tenyr
Simple, orthogonal 32-bit computer architecture and environment
Stars: ✭ 24 (-76.7%)
Mutual labels:  fpga, cpu
Hrm Cpu
Human Resource Machine - CPU Design #HRM
Stars: ✭ 43 (-58.25%)
Mutual labels:  fpga, cpu
Nontrivial Mips
NonTrivial-MIPS is a synthesizable superscalar MIPS processor with branch prediction and FPU support, and it is capable of booting linux.
Stars: ✭ 417 (+304.85%)
Mutual labels:  fpga, cpu
Firesim
FireSim: Easy-to-use, Scalable, FPGA-accelerated Cycle-accurate Hardware Simulation in the Cloud
Stars: ✭ 415 (+302.91%)
Mutual labels:  fpga, risc-v
Icestation 32
Compact FPGA game console
Stars: ✭ 93 (-9.71%)
Mutual labels:  fpga, risc-v
Cores Swerv
SweRV EH1 core
Stars: ✭ 406 (+294.17%)
Mutual labels:  fpga, risc-v
Lxp32 Cpu
A lightweight, open source and FPGA-friendly 32-bit CPU core based on an original instruction set
Stars: ✭ 27 (-73.79%)
Mutual labels:  fpga, cpu
Electron
A mixed signal netlist language (pre-alpha)
Stars: ✭ 52 (-49.51%)
Mutual labels:  fpga, pcb
J1sc
A reimplementation of a tiny stack CPU
Stars: ✭ 64 (-37.86%)
Mutual labels:  fpga, cpu
Riscv Rust
RISC-V processor emulator written in Rust+WASM
Stars: ✭ 253 (+145.63%)
Mutual labels:  cpu, risc-v

RISCBoy

RISCBoy is an open-source portable games console, designed from scratch. This includes:

  • A RISC-V compatible CPU
  • A raster graphics pipeline and display controller
  • Other chip infrastructure: busfabric, memory controllers, UART, GPIO etc.
  • A PCB layout in KiCad

It is a Gameboy Advance from a parallel universe where RISC-V existed in 2001. A love letter to the handheld consoles from my childhood, and a 3AM drunk text to the technology that powered them.

The design is written in synthesisable Verilog 2005, and is intended to fit onto an iCE40-HX8k FPGA. This is a LUT4-based FPGA with 7680 logic elements, so fitting a 32 bit games console requires a crowbar and some vaseline, or perhaps just careful design. The HX8k was once the largest FPGA targeted by the open-source Icestorm FPGA toolchain, but that toolchain has since moved on to greater things.

More detailed information can be found in the documentation.

The processor supports the RV32IMC instruction set, and passes the RISC-V compliance suite for these instructions, as well as the riscv-formal verification suite, and some of my own formal property checks for instruction frontend consistency and basic bus compliance. It also supports M-mode CSRs, exceptions, and a simple compliant extension for vectored external interrupts.

Cloning

This repository uses submodules for HDL as well as tests

git clone --recursive https://github.com/Wren6991/RISCBoy.git riscboy

Alternatively

git clone https://github.com/Wren6991/RISCBoy.git riscboy
cd riscboy
git submodule update --init --recursive

Note a recursive submodule update is required to run the processor's standalone tests. This is not necessary for building RISCBoy gateware.

Building RV32IMC Toolchain

The RV32IMC toolchain is required for compilation of software-based tests. Follow the instructions on the RISC-V GNU Toolchain GitHub, except for the configure line:

# Prerequisites for Ubuntu 20.04
sudo apt install -y autoconf automake autotools-dev curl python3 libmpc-dev libmpfr-dev libgmp-dev gawk build-essential bison flex texinfo gperf libtool patchutils bc zlib1g-dev libexpat-dev
cd /tmp
git clone --recursive https://github.com/riscv/riscv-gnu-toolchain
cd riscv-gnu-toolchain
# The ./configure arguments are the most important difference
./configure --prefix=/opt/riscv --with-arch=rv32imc --with-abi=ilp32 --with-multilib-generator="rv32i-ilp32--;rv32ic-ilp32--;rv32im-ilp32--;rv32imc-ilp32--"
sudo mkdir /opt/riscv
sudo chown $(whoami) /opt/riscv
make -j $(nproc)

On smaller FPGAs, like the iCE40 UP5k, RISCBoy may be configured to use a smaller RV32I variant of the processor, rather than the higher-performance RV32IMC version. The compiler will support any of the ISA variants available on RISCBoy, but we must also instruct the toolchain build scripts to produce standard libraries for these variants, via the --with-multilib arguments. Running a RV32I executable linked against an RV32IMC standard library on an RV32I-only processor will ruin your day!

Simulation

The simulation flow is driven by Xilinx ISIM 14.x; makefiles are found in the scripts/ folder. This has only been tested with the Linux version of ISIM.

You will also need to checkout the RISC-V compliance suite in order to run these tests (note the -- test is required to stop git from looking in the KiCad directories and complaining about the library structure there).

$ git submodule update --init --recursive

Once this is ready, you should be able to run the following:

. sourceme
cd test
./runtests

which will run all of the HDL-level tests. Software tests will require the RV32IC toolchain. You may need to adjust some of the paths in sourceme if ISIM is installed in a non-default location. To graphically debug a test, run its makefile directly:

cd system
make TEST=helloworld gui

PCB

The image shows the Rev A PCB. It is compatible with iTead's 4-layer 5x5 cm prototyping service, which currently costs $65 for 10 boards.

The schematic can be viewed here (pdf)

Rev B will look quite different; I am waiting for the gateware and bootloader to mature before proceeding. My current dev hardware looks a lot like my Snowflake FPGA board.

Synthesis

FPGA synthesis for iCE40 uses an open-source toolchain. If you would like to build this project using the existing makefiles, you will first need to build the toolchain I used:

Note that I have only built these on Linux. I've heard it is possible to build these on Windows, but haven't tried it. However, they can be built on a Raspberry Pi, which is neat.

Once the toolchain is in place, run

. sourceme
cd synth
make -f HX8k-EVN.mk bit

to generate an FPGA image suitable for Lattice HX8k evaluation board.

There is also highly experimental support (i.e. not my main dev platform) for ECP5, with board files for the Lattice LEF5UM5G-85F-EVN evaluation board:

make -f ECP5-EVN.mk BUILD=full bit

This build replaces the external, 512 kiB, 16 bit wide SRAM of RISCBoy development hardware with an internal, 256 kiB, 32 bit wide synchronous memory, which Trellis builds out of ECP5 sysmem blocks.

Directory Structure

  • board: KiCad files for main RISCBoy PCB and other small boards used during development
  • doc: LaTeX source and diagrams for documentation, and the most recently built PDF
  • hdl: The Verilog source for RISCBoy gateware.
    • busfabric: AHB-lite crossbar and APB peripheral fabric
    • graphics: Source for the pixel processing unit
    • hazard5: Source for the RISC-V processor. This is completely self-contained.
    • mem: Memory controllers, and inference/injection wrappers and models for the memories themselves
    • peris: Small peripherals such as UART, SPI, PWM
    • riscboy_core: Structural module to instantiate and connect the components that comprise RISCBoy
    • riscboy_fpga: Top-level wrappers for a few different FPGAs and boards: connect up IOs, provide clock and reset
  • reference: a few PDFs for standards used in RISCBoy, e.g. the RISC-V instruction set
  • scripts: Junk that I can't put anywhere else
  • software: Loose collection of C files that are used for system-level tests. Not really a useful software tree yet.
  • synth: Working directory for running whole-system synthesis. Top-level makefiles, pin constraint files.
  • test: Regression tests. Some are Verilog testbenches, others are software testcases that run on simulations of the processor or the full system.
Note that the project description data, including the texts, logos, images, and/or trademarks, for each open source project belongs to its rightful owner. If you wish to add or remove any projects, please contact us at [email protected].