LeflowEnabling Flexible FPGA High-Level Synthesis of Tensorflow Deep Neural Networks
Stars: ✭ 414 (+4500%)
Verilog AxiVerilog AXI components for FPGA implementation
Stars: ✭ 349 (+3777.78%)
HdlHDL libraries and projects
Stars: ✭ 727 (+7977.78%)
Platformio Atom IdePlatformIO IDE for Atom: The next generation integrated development environment for IoT
Stars: ✭ 475 (+5177.78%)
OpenlaneOpenLANE is an automated RTL to GDSII flow based on several components including OpenROAD, Yosys, Magic, Netgen, Fault and custom methodology scripts for design exploration and optimization.
Stars: ✭ 293 (+3155.56%)
Fpgarelated to Spartan6 FPGA
Stars: ✭ 5 (-44.44%)
Awesome HdlHardware Description Languages
Stars: ✭ 385 (+4177.78%)
Upduino Ov7670 CameraDesign to connect Lattice Ultraplus FPGA to OV7670 Camera Module
Stars: ✭ 17 (+88.89%)
RiffaThe RIFFA development repository
Stars: ✭ 320 (+3455.56%)
VerilatorVerilator open-source SystemVerilog simulator and lint system
Stars: ✭ 645 (+7066.67%)
UhdThe USRP™ Hardware Driver Repository
Stars: ✭ 544 (+5944.44%)
NetfpgaNetFPGA 1G infrastructure and gateware
Stars: ✭ 280 (+3011.11%)
Ie12A (very) minimal web browser for FPGAs implemented in Verilog
Stars: ✭ 6 (-33.33%)
Open Fpga Verilog TutorialLearn how to design digital systems and synthesize them into an FPGA using only opensource tools
Stars: ✭ 464 (+5055.56%)
Tf530tf530
Stars: ✭ 22 (+144.44%)
Mips CpuMIPS CPU implemented in Verilog
Stars: ✭ 409 (+4444.44%)
Hydraa programmable cryptographic coprocessor in verilog
Stars: ✭ 5 (-44.44%)
Apio🌱 Open source ecosystem for open FPGA boards
Stars: ✭ 366 (+3966.67%)
OcpiSemi-private RTL development upstream of OpenCPI - this is *not* the OpenCPI repo!
Stars: ✭ 24 (+166.67%)
SpinalhdlScala based HDL
Stars: ✭ 696 (+7633.33%)
Beagle sdr gpsKiwiSDR: BeagleBone web-accessible shortwave receiver and software-defined GPS
Stars: ✭ 300 (+3233.33%)
Fpga Srammystorm sram test
Stars: ✭ 16 (+77.78%)
Ucr Eecs168 LabThe lab schedules for EECS168 at UC Riverside
Stars: ✭ 285 (+3066.67%)
ZipcpuA small, light weight, RISC CPU soft core
Stars: ✭ 640 (+7011.11%)
Platformio CorePlatformIO is a professional collaborative platform for embedded development 👽 A place where Developers and Teams have true Freedom! No more vendor lock-in!
Stars: ✭ 5,539 (+61444.44%)
Icezum🌟 IceZUM Alhambra: an Arduino-like Open FPGA electronic board
Stars: ✭ 280 (+3011.11%)
BusblasterKT-Link compatible buffer for the Bus Blaster v3
Stars: ✭ 6 (-33.33%)
NaivecpuA CPU that implementing THCO-MIPS16 instruction set.
Stars: ✭ 5 (-44.44%)
Sd2snesSD card based multi-purpose cartridge for the SNES
Stars: ✭ 418 (+4544.44%)
Amiga2000 GfxcardMNT VA2000, an Open Source Amiga 2/3/4000 Graphics Card (Zorro II/III), written in Verilog
Stars: ✭ 942 (+10366.67%)
CascadeA Just-In-Time Compiler for Verilog from VMware Research
Stars: ✭ 413 (+4488.89%)
Co4618This repo is for the 4618 group nember to share code.
Stars: ✭ 5 (-44.44%)
Scr1SCR1 is a high-quality open-source RISC-V MCU core in Verilog
Stars: ✭ 393 (+4266.67%)
Lenet acceleratorA Lenet ASIC Accelerator targeting minimum number of cycles
Stars: ✭ 17 (+88.89%)
MicrowattA tiny Open POWER ISA softcore written in VHDL 2008
Stars: ✭ 383 (+4155.56%)
Cocotbcocotb, a coroutine based cosimulation library for writing VHDL and Verilog testbenches in Python
Stars: ✭ 740 (+8122.22%)
ServSERV - The SErial RISC-V CPU
Stars: ✭ 358 (+3877.78%)
Riscv FormalRISC-V Formal Verification Framework
Stars: ✭ 328 (+3544.44%)
Verilog EthernetVerilog Ethernet components for FPGA implementation
Stars: ✭ 699 (+7666.67%)
Mor1kxmor1kx - an OpenRISC 1000 processor IP core
Stars: ✭ 326 (+3522.22%)
ReduceronFPGA Haskell machine with game changing performance. Reduceron is Matthew Naylor, Colin Runciman and Jason Reich's high performance FPGA softcore for running lazy functional programs, including hardware garbage collection. Reduceron has been implemented on various FPGAs with clock frequency ranging from 60 to 150 MHz depending on the FPGA. A high degree of parallelism allows Reduceron to implement graph evaluation very efficiently. This fork aims to continue development on this, with a view to practical applications. Comments, questions, etc are welcome.
Stars: ✭ 308 (+3322.22%)
Platformio Vscode IdePlatformIO IDE for VSCode: The next generation integrated development environment for IoT
Stars: ✭ 676 (+7411.11%)
VerilogRepository for basic (and not so basic) Verilog blocks with high re-use potential
Stars: ✭ 296 (+3188.89%)
AoocsThe OpenCores aoOCS SoC is a Wishbone compatible implementation of most of the Amiga Original Chip Set (OCS) and computer functionality. aoOCS is not related in any way with Minimig - it is a new and independent Amiga OCS implementation.
Stars: ✭ 23 (+155.56%)
VerilogboyA Pi emulating a GameBoy sounds cheap. What about an FPGA?
Stars: ✭ 287 (+3088.89%)
MiaowAn open source GPU based off of the AMD Southern Islands ISA.
Stars: ✭ 650 (+7122.22%)
OpenpitonThe OpenPiton Platform
Stars: ✭ 282 (+3033.33%)
K18011801 series ULA reverse engineering
Stars: ✭ 16 (+77.78%)
OhVerilog library for ASIC and FPGA designers
Stars: ✭ 585 (+6400%)
Wb sdram ctrlSDRAM controller with multiple wishbone slave ports
Stars: ✭ 9 (+0%)
Novena Afe Hs FpgaHigh Speed Analog Front End FPGA Firmware for Novena PVT1
Stars: ✭ 8 (-11.11%)
FftdemoA demonstration showing how several components can be compsed to build a simulated spectrogram
Stars: ✭ 23 (+155.56%)
Netlist GraphJava library for parsing and manipulating graph representations of gate-level Verilog netlists
Stars: ✭ 7 (-22.22%)
CorundumOpen source, high performance, FPGA-based NIC
Stars: ✭ 577 (+6311.11%)